Device Utilization Summary | [-] |
Slice Logic Utilization | Used | Available | Utilization | Note(s) |
Number of Slice Registers |
0 |
18,224 |
0% |
|
Number of Slice LUTs |
13 |
9,112 |
1% |
|
Number used as logic |
13 |
9,112 |
1% |
|
Number using O6 output only |
13 |
|
|
|
Number using O5 output only |
0 |
|
|
|
Number using O5 and O6 |
0 |
|
|
|
Number used as ROM |
0 |
|
|
|
Number used as Memory |
0 |
2,176 |
0% |
|
Number of occupied Slices |
7 |
2,278 |
1% |
|
Nummber of MUXCYs used |
0 |
4,556 |
0% |
|
Number of LUT Flip Flop pairs used |
13 |
|
|
|
Number with an unused Flip Flop |
13 |
13 |
100% |
|
Number with an unused LUT |
0 |
13 |
0% |
|
Number of fully used LUT-FF pairs |
0 |
13 |
0% |
|
Number of slice register sites lost to control set restrictions |
0 |
18,224 |
0% |
|
Number of bonded IOBs |
18 |
232 |
7% |
|
Number of LOCed IOBs |
18 |
18 |
100% |
|
Number of RAMB16BWERs |
0 |
32 |
0% |
|
Number of RAMB8BWERs |
0 |
64 |
0% |
|
Number of BUFIO2/BUFIO2_2CLKs |
0 |
32 |
0% |
|
Number of BUFIO2FB/BUFIO2FB_2CLKs |
0 |
32 |
0% |
|
Number of BUFG/BUFGMUXs |
0 |
16 |
0% |
|
Number of DCM/DCM_CLKGENs |
0 |
4 |
0% |
|
Number of ILOGIC2/ISERDES2s |
0 |
248 |
0% |
|
Number of IODELAY2/IODRP2/IODRP2_MCBs |
0 |
248 |
0% |
|
Number of OLOGIC2/OSERDES2s |
0 |
248 |
0% |
|
Number of BSCANs |
0 |
4 |
0% |
|
Number of BUFHs |
0 |
128 |
0% |
|
Number of BUFPLLs |
0 |
8 |
0% |
|
Number of BUFPLL_MCBs |
0 |
4 |
0% |
|
Number of DSP48A1s |
0 |
32 |
0% |
|
Number of ICAPs |
0 |
1 |
0% |
|
Number of MCBs |
0 |
2 |
0% |
|
Number of PCILOGICSEs |
0 |
2 |
0% |
|
Number of PLL_ADVs |
0 |
2 |
0% |
|
Number of PMVs |
0 |
1 |
0% |
|
Number of STARTUPs |
0 |
1 |
0% |
|
Number of SUSPEND_SYNCs |
0 |
1 |
0% |
|
Average Fanout of Non-Clock Nets |
3.26 |
|
|
|