//////////////////////////////////////////////////////////////////////////////// // Copyright (c) 1995-2011 Xilinx, Inc. All rights reserved. //////////////////////////////////////////////////////////////////////////////// // ____ ____ // / /\/ / // /___/ \ / Vendor: Xilinx // \ \ \/ Version : 13.3 // \ \ Application : sch2hdl // / / Filename : Negate_3.vf // /___/ /\ Timestamp : 02/16/2012 19:22:52 // \ \ / \ // \___\/\___\ // //Command: sch2hdl -intstyle ise -family spartan6 -verilog "X:/My Documents/ec311/ec311-lab1/Negate_3.vf" -w "X:/My Documents/ec311/ec311-lab1/Negate_3.sch" //Design Name: Negate_3 //Device: spartan6 //Purpose: // This verilog netlist is translated from an ECS schematic.It can be // synthesized and simulated, but it should not be modified. // `timescale 1ns / 1ps module Negate_3(b0, b1, b2, b3, result); input b0; input b1; input b2; input b3; output result; wire XLXN_8; wire XLXN_10; OR3 XLXI_14 (.I0(b2), .I1(b1), .I2(b0), .O(XLXN_8)); INV XLXI_15 (.I(b3), .O(XLXN_10)); AND2 XLXI_16 (.I0(XLXN_8), .I1(XLXN_10), .O(result)); endmodule